Zephyr API Documentation
3.5.0
A Scalable Open Source RTOS
3.5.0
Toggle main menu visibility
Main Page
Related Pages
Modules
Data Structures
Data Structures
Data Structure Index
Data Fields
All
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Functions
Variables
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Enumerations
Enumerator
Files
File List
Globals
All
$
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
Functions
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
Variables
$
a
b
c
d
f
g
h
i
k
l
m
n
o
p
r
s
t
x
z
Typedefs
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
Enumerations
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
r
s
t
u
v
w
x
z
Enumerator
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
r
s
t
u
v
w
x
z
Macros
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
•
All
Data Structures
Files
Functions
Variables
Typedefs
Enumerations
Enumerator
Macros
Modules
Pages
Loading...
Searching...
No Matches
stm32l4_clock.h
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2022 Linaro Limited
3
*
4
* SPDX-License-Identifier: Apache-2.0
5
*/
6
#ifndef ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32L4_CLOCK_H_
7
#define ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32L4_CLOCK_H_
8
10
#define STM32_CLOCK_BUS_AHB1 0x048
11
#define STM32_CLOCK_BUS_AHB2 0x04c
12
#define STM32_CLOCK_BUS_AHB3 0x050
13
#define STM32_CLOCK_BUS_APB1 0x058
14
#define STM32_CLOCK_BUS_APB1_2 0x05c
15
#define STM32_CLOCK_BUS_APB2 0x060
16
17
#define STM32_PERIPH_BUS_MIN STM32_CLOCK_BUS_AHB1
18
#define STM32_PERIPH_BUS_MAX STM32_CLOCK_BUS_APB2
19
21
/* RM0351/RM0432/RM0438, § Clock configuration register (RCC_CCIPRx) */
22
24
#define STM32_SRC_HSI 0x001
25
#define STM32_SRC_HSI48 0x002
26
#define STM32_SRC_LSE 0x003
27
#define STM32_SRC_LSI 0x004
28
#define STM32_SRC_MSI 0x005
30
#define STM32_SRC_SYSCLK 0x006
32
#define STM32_SRC_PCLK 0x007
34
#define STM32_SRC_PLL_P 0x008
35
#define STM32_SRC_PLL_Q 0x009
36
#define STM32_SRC_PLL_R 0x00a
37
/* TODO: PLLSAI clocks */
38
39
#define STM32_CLOCK_REG_MASK 0xFFU
40
#define STM32_CLOCK_REG_SHIFT 0U
41
#define STM32_CLOCK_SHIFT_MASK 0x1FU
42
#define STM32_CLOCK_SHIFT_SHIFT 8U
43
#define STM32_CLOCK_MASK_MASK 0x7U
44
#define STM32_CLOCK_MASK_SHIFT 13U
45
#define STM32_CLOCK_VAL_MASK 0x7U
46
#define STM32_CLOCK_VAL_SHIFT 16U
47
61
#define STM32_CLOCK(val, mask, shift, reg) \
62
((((reg) & STM32_CLOCK_REG_MASK) << STM32_CLOCK_REG_SHIFT) | \
63
(((shift) & STM32_CLOCK_SHIFT_MASK) << STM32_CLOCK_SHIFT_SHIFT) | \
64
(((mask) & STM32_CLOCK_MASK_MASK) << STM32_CLOCK_MASK_SHIFT) | \
65
(((val) & STM32_CLOCK_VAL_MASK) << STM32_CLOCK_VAL_SHIFT))
66
68
#define CCIPR_REG 0x88
69
#define CCIPR2_REG 0x9C
70
72
#define BDCR_REG 0x90
73
76
#define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR_REG)
77
#define USART2_SEL(val) STM32_CLOCK(val, 3, 2, CCIPR_REG)
78
#define USART3_SEL(val) STM32_CLOCK(val, 3, 4, CCIPR_REG)
79
#define UART4_SEL(val) STM32_CLOCK(val, 3, 6, CCIPR_REG)
80
#define UART5_SEL(val) STM32_CLOCK(val, 3, 8, CCIPR_REG)
81
#define LPUART1_SEL(val) STM32_CLOCK(val, 3, 10, CCIPR_REG)
82
#define I2C1_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR_REG)
83
#define I2C2_SEL(val) STM32_CLOCK(val, 3, 14, CCIPR_REG)
84
#define I2C3_SEL(val) STM32_CLOCK(val, 3, 16, CCIPR_REG)
85
#define LPTIM1_SEL(val) STM32_CLOCK(val, 3, 18, CCIPR_REG)
86
#define LPTIM2_SEL(val) STM32_CLOCK(val, 3, 20, CCIPR_REG)
87
#define SAI1_SEL(val) STM32_CLOCK(val, 3, 22, CCIPR_REG)
88
#define SAI2_SEL(val) STM32_CLOCK(val, 3, 24, CCIPR_REG)
89
#define CLK48_SEL(val) STM32_CLOCK(val, 3, 26, CCIPR_REG)
90
#define ADC_SEL(val) STM32_CLOCK(val, 3, 28, CCIPR_REG)
91
#define SWPMI1_SEL(val) STM32_CLOCK(val, 1, 30, CCIPR_REG)
92
#define DFSDM1_SEL(val) STM32_CLOCK(val, 1, 31, CCIPR_REG)
94
#define I2C4_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR2_REG)
95
#define DFSDM_SEL(val) STM32_CLOCK(val, 1, 2, CCIPR2_REG)
96
#define ADFSDM_SEL(val) STM32_CLOCK(val, 3, 3, CCIPR2_REG)
97
/* #define SAI1_SEL(val) STM32_CLOCK(val, 7, 5, CCIPR2_REG) */
98
/* #define SAI2_SEL(val) STM32_CLOCK(val, 7, 8, CCIPR2_REG) */
99
#define DSI_SEL(val) STM32_CLOCK(val, 1, 12, CCIPR2_REG)
100
#define SDMMC_SEL(val) STM32_CLOCK(val, 1, 14, CCIPR2_REG)
101
#define OSPI_SEL(val) STM32_CLOCK(val, 3, 20, CCIPR2_REG)
103
#define RTC_SEL(val) STM32_CLOCK(val, 3, 8, BDCR_REG)
105
#define NO_SEL 0xFF
106
107
#endif
/* ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32L4_CLOCK_H_ */
zephyr
dt-bindings
clock
stm32l4_clock.h
Generated on Fri Oct 20 2023 10:27:12 for Zephyr API Documentation by
1.9.6