Zephyr API Documentation  3.5.0
A Scalable Open Source RTOS
3.5.0
All Data Structures Files Functions Variables Typedefs Enumerations Enumerator Macros Modules Pages
stm32wb_clock.h
Go to the documentation of this file.
1/*
2 * Copyright (c) 2022 Linaro Limited
3 *
4 * SPDX-License-Identifier: Apache-2.0
5 */
6#ifndef ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32WB_CLOCK_H_
7#define ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32WB_CLOCK_H_
8
10#define STM32_CLOCK_BUS_AHB1 0x048
11#define STM32_CLOCK_BUS_AHB2 0x04c
12#define STM32_CLOCK_BUS_AHB3 0x050
13#define STM32_CLOCK_BUS_APB1 0x058
14#define STM32_CLOCK_BUS_APB1_2 0x05c
15#define STM32_CLOCK_BUS_APB2 0x060
16
17#define STM32_PERIPH_BUS_MIN STM32_CLOCK_BUS_AHB1
18#define STM32_PERIPH_BUS_MAX STM32_CLOCK_BUS_APB2
19
21/* RM0434, § Clock configuration register (RCC_CCIPRx) */
22
24#define STM32_SRC_HSI 0x001
25#define STM32_SRC_HSI48 0x002
26#define STM32_SRC_LSE 0x003
27#define STM32_SRC_LSI 0x004
28#define STM32_SRC_MSI 0x005
29#define STM32_SRC_HSE 0x006
31#define STM32_SRC_SYSCLK 0x007
33#define STM32_SRC_PCLK 0x008
35#define STM32_SRC_PLL_P 0x009
36#define STM32_SRC_PLL_Q 0x00a
37#define STM32_SRC_PLL_R 0x00b
38/* TODO: PLLSAI clocks */
39
40#define STM32_CLOCK_REG_MASK 0xFFU
41#define STM32_CLOCK_REG_SHIFT 0U
42#define STM32_CLOCK_SHIFT_MASK 0x1FU
43#define STM32_CLOCK_SHIFT_SHIFT 8U
44#define STM32_CLOCK_MASK_MASK 0x7U
45#define STM32_CLOCK_MASK_SHIFT 13U
46#define STM32_CLOCK_VAL_MASK 0x7U
47#define STM32_CLOCK_VAL_SHIFT 16U
48
62#define STM32_CLOCK(val, mask, shift, reg) \
63 ((((reg) & STM32_CLOCK_REG_MASK) << STM32_CLOCK_REG_SHIFT) | \
64 (((shift) & STM32_CLOCK_SHIFT_MASK) << STM32_CLOCK_SHIFT_SHIFT) | \
65 (((mask) & STM32_CLOCK_MASK_MASK) << STM32_CLOCK_MASK_SHIFT) | \
66 (((val) & STM32_CLOCK_VAL_MASK) << STM32_CLOCK_VAL_SHIFT))
67
69#define CCIPR_REG 0x88
70
72#define BDCR_REG 0x90
73
75#define CSR_REG 0x94
76
79#define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR_REG)
80#define LPUART1_SEL(val) STM32_CLOCK(val, 3, 10, CCIPR_REG)
81#define I2C1_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR_REG)
82#define I2C3_SEL(val) STM32_CLOCK(val, 3, 16, CCIPR_REG)
83#define LPTIM1_SEL(val) STM32_CLOCK(val, 3, 18, CCIPR_REG)
84#define LPTIM2_SEL(val) STM32_CLOCK(val, 3, 20, CCIPR_REG)
85#define SAI1_SEL(val) STM32_CLOCK(val, 3, 22, CCIPR_REG)
86#define CLK48_SEL(val) STM32_CLOCK(val, 3, 26, CCIPR_REG)
87#define ADC_SEL(val) STM32_CLOCK(val, 3, 28, CCIPR_REG)
88#define RNG_SEL(val) STM32_CLOCK(val, 3, 30, CCIPR_REG)
90#define RTC_SEL(val) STM32_CLOCK(val, 3, 8, BDCR_REG)
92#define RFWKP_SEL(val) STM32_CLOCK(val, 3, 14, CSR_REG)
94#define NO_SEL 0xFF
95
96#endif /* ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32WB_CLOCK_H_ */