Zephyr API Documentation  3.5.0
A Scalable Open Source RTOS
3.5.0
All Data Structures Files Functions Variables Typedefs Enumerations Enumerator Macros Modules Pages
stm32wl_clock.h
Go to the documentation of this file.
1/*
2 * Copyright (c) 2022 Linaro Limited
3 *
4 * SPDX-License-Identifier: Apache-2.0
5 */
6#ifndef ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32WL_CLOCK_H_
7#define ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32WL_CLOCK_H_
8
10#define STM32_CLOCK_BUS_AHB1 0x048
11#define STM32_CLOCK_BUS_AHB2 0x04c
12#define STM32_CLOCK_BUS_AHB3 0x050
13#define STM32_CLOCK_BUS_APB1 0x058
14#define STM32_CLOCK_BUS_APB1_2 0x05c
15#define STM32_CLOCK_BUS_APB2 0x060
16#define STM32_CLOCK_BUS_APB3 0x064
17
18#define STM32_PERIPH_BUS_MIN STM32_CLOCK_BUS_AHB1
19#define STM32_PERIPH_BUS_MAX STM32_CLOCK_BUS_APB3
20
22/* RM0461, §6.4.29 Clock configuration register (RCC_CFGR3) */
23
25#define STM32_SRC_HSI 0x001
26#define STM32_SRC_LSE 0x002
27#define STM32_SRC_LSI 0x003
28/* #define STM32_SRC_HSI48 0x004 */
30#define STM32_SRC_SYSCLK 0x005
32#define STM32_SRC_PCLK 0x006
34#define STM32_SRC_PLL_P 0x007
35#define STM32_SRC_PLL_Q 0x008
36#define STM32_SRC_PLL_R 0x009
37
38#define STM32_CLOCK_REG_MASK 0xFFU
39#define STM32_CLOCK_REG_SHIFT 0U
40#define STM32_CLOCK_SHIFT_MASK 0x1FU
41#define STM32_CLOCK_SHIFT_SHIFT 8U
42#define STM32_CLOCK_MASK_MASK 0x7U
43#define STM32_CLOCK_MASK_SHIFT 13U
44#define STM32_CLOCK_VAL_MASK 0x7U
45#define STM32_CLOCK_VAL_SHIFT 16U
46
60#define STM32_CLOCK(val, mask, shift, reg) \
61 ((((reg) & STM32_CLOCK_REG_MASK) << STM32_CLOCK_REG_SHIFT) | \
62 (((shift) & STM32_CLOCK_SHIFT_MASK) << STM32_CLOCK_SHIFT_SHIFT) | \
63 (((mask) & STM32_CLOCK_MASK_MASK) << STM32_CLOCK_MASK_SHIFT) | \
64 (((val) & STM32_CLOCK_VAL_MASK) << STM32_CLOCK_VAL_SHIFT))
65
67#define CCIPR_REG 0x88
68
70#define BDCR_REG 0x90
71
74#define USART1_SEL(val) STM32_CLOCK(val, 3, 0, CCIPR_REG)
75#define USART2_SEL(val) STM32_CLOCK(val, 3, 2, CCIPR_REG)
76#define SPI2_SEL(val) STM32_CLOCK(val, 3, 8, CCIPR_REG)
77#define LPUART1_SEL(val) STM32_CLOCK(val, 3, 10, CCIPR_REG)
78#define I2C1_SEL(val) STM32_CLOCK(val, 3, 12, CCIPR_REG)
79#define I2C2_SEL(val) STM32_CLOCK(val, 3, 14, CCIPR_REG)
80#define I2C3_SEL(val) STM32_CLOCK(val, 3, 16, CCIPR_REG)
81#define LPTIM1_SEL(val) STM32_CLOCK(val, 3, 18, CCIPR_REG)
82#define LPTIM2_SEL(val) STM32_CLOCK(val, 3, 20, CCIPR_REG)
83#define LPTIM3_SEL(val) STM32_CLOCK(val, 3, 22, CCIPR_REG)
84#define ADC_SEL(val) STM32_CLOCK(val, 3, 28, CCIPR_REG)
85#define RNG_SEL(val) STM32_CLOCK(val, 3, 30, CCIPR_REG)
87#define RTC_SEL(val) STM32_CLOCK(val, 3, 8, BDCR_REG)
89#define NO_SEL 0xFF
90
91#endif /* ZEPHYR_INCLUDE_DT_BINDINGS_CLOCK_STM32WL_CLOCK_H_ */