The latest development version of this page may be more current than this released 3.7.0 version.

st,stm32g0-pll-clock

Vendor: STMicroelectronics

Description

PLL node binding for STM32G0 devices

It can take one of clk_hse or clk_hsi as input clock, with
an input frequency from 2.66 to 16 MHz. PLLM factor is used to set the input
clock in this acceptable range.

PLL can have up to 3 output clocks and for each output clock, the
frequency can be computed with the following formulae:

  f(PLL_P) = f(VCO clock) / PLLP  --> to I2S
  f(PLL_Q) = f(VCO clock) / PLLQ  --> to RNG
  f(PLL_R) = f(VCO clock) / PLLR  --> PLLCLK (System Clock)

    with f(VCO clock) = f(PLL clock input) × (PLLN / PLLM)

The PLL output frequency must not exceed 64 MHz.

Properties

Properties not inherited from the base binding file.

Name

Type

Details

#clock-cells

int

Number of items to expect in a Clock specifier

This property is required.

div-m

int

Division factor for PLL input clock
Valid range: 1 - 8

This property is required.

mul-n

int

Main PLL multiplication factor for VCO
Valid range: 8 - 86

This property is required.

div-p

int

PLL division factor for PLL P output
Valid range: 2 - 32

div-q

int

PLL division factor for PLL Q output
Valid range: 2 - 8

div-r

int

PLL division factor for PLLCLK (system clock)
Valid range: 2 - 8

This property is required.