Line data Source code
1 0 : /*
2 : * Copyright (c) 2025 Renesas Electronics Corporation
3 : *
4 : * SPDX-License-Identifier: Apache-2.0
5 : */
6 :
7 : #ifndef ZEPHYR_INCLUDE_DT_BINDINGS_MISC_RENESAS_RA_ELC_RA8T1_ELC_H_
8 : #define ZEPHYR_INCLUDE_DT_BINDINGS_MISC_RENESAS_RA_ELC_RA8T1_ELC_H_
9 :
10 : /* Sources of event signals to be linked to other peripherals or the CPU */
11 0 : #define RA_ELC_EVENT_NONE 0x0
12 0 : #define RA_ELC_EVENT_ICU_IRQ0 0x001
13 0 : #define RA_ELC_EVENT_ICU_IRQ1 0x002
14 0 : #define RA_ELC_EVENT_ICU_IRQ2 0x003
15 0 : #define RA_ELC_EVENT_ICU_IRQ3 0x004
16 0 : #define RA_ELC_EVENT_ICU_IRQ4 0x005
17 0 : #define RA_ELC_EVENT_ICU_IRQ5 0x006
18 0 : #define RA_ELC_EVENT_ICU_IRQ6 0x007
19 0 : #define RA_ELC_EVENT_ICU_IRQ7 0x008
20 0 : #define RA_ELC_EVENT_ICU_IRQ8 0x009
21 0 : #define RA_ELC_EVENT_ICU_IRQ9 0x00A
22 0 : #define RA_ELC_EVENT_ICU_IRQ10 0x00B
23 0 : #define RA_ELC_EVENT_ICU_IRQ11 0x00C
24 0 : #define RA_ELC_EVENT_ICU_IRQ12 0x00D
25 0 : #define RA_ELC_EVENT_ICU_IRQ13 0x00E
26 0 : #define RA_ELC_EVENT_ICU_IRQ14 0x00F
27 0 : #define RA_ELC_EVENT_ICU_IRQ15 0x010
28 0 : #define RA_ELC_EVENT_DMAC0_INT 0x011
29 0 : #define RA_ELC_EVENT_DMAC1_INT 0x012
30 0 : #define RA_ELC_EVENT_DMAC2_INT 0x013
31 0 : #define RA_ELC_EVENT_DMAC3_INT 0x014
32 0 : #define RA_ELC_EVENT_DMAC4_INT 0x015
33 0 : #define RA_ELC_EVENT_DMAC5_INT 0x016
34 0 : #define RA_ELC_EVENT_DMAC6_INT 0x017
35 0 : #define RA_ELC_EVENT_DMAC7_INT 0x018
36 0 : #define RA_ELC_EVENT_DTC_END 0x021
37 0 : #define RA_ELC_EVENT_DTC_COMPLETE 0x022
38 0 : #define RA_ELC_EVENT_DMA_TRANSERR 0x027
39 0 : #define RA_ELC_EVENT_DBG_CTIIRQ0 0x029
40 0 : #define RA_ELC_EVENT_DBG_CTIIRQ1 0x02A
41 0 : #define RA_ELC_EVENT_DBG_JBRXI 0x02B
42 0 : #define RA_ELC_EVENT_FCU_FIFERR 0x030
43 0 : #define RA_ELC_EVENT_FCU_FRDYI 0x031
44 0 : #define RA_ELC_EVENT_LVD_LVD1 0x038
45 0 : #define RA_ELC_EVENT_LVD_LVD2 0x039
46 0 : #define RA_ELC_EVENT_CGC_MOSC_STOP 0x03E
47 0 : #define RA_ELC_EVENT_ULPT0_INT 0x040
48 0 : #define RA_ELC_EVENT_ULPT0_COMPARE_A 0x041
49 0 : #define RA_ELC_EVENT_ULPT0_COMPARE_B 0x042
50 0 : #define RA_ELC_EVENT_ULPT1_INT 0x043
51 0 : #define RA_ELC_EVENT_ULPT1_COMPARE_A 0x044
52 0 : #define RA_ELC_EVENT_ULPT1_COMPARE_B 0x045
53 0 : #define RA_ELC_EVENT_AGT0_INT 0x046
54 0 : #define RA_ELC_EVENT_AGT0_COMPARE_A 0x047
55 0 : #define RA_ELC_EVENT_AGT0_COMPARE_B 0x048
56 0 : #define RA_ELC_EVENT_AGT1_INT 0x049
57 0 : #define RA_ELC_EVENT_AGT1_COMPARE_A 0x04A
58 0 : #define RA_ELC_EVENT_AGT1_COMPARE_B 0x04B
59 0 : #define RA_ELC_EVENT_IWDT_UNDERFLOW 0x052
60 0 : #define RA_ELC_EVENT_WDT0_UNDERFLOW 0x053
61 0 : #define RA_ELC_EVENT_USBFS_FIFO_0 0x058
62 0 : #define RA_ELC_EVENT_USBFS_FIFO_1 0x059
63 0 : #define RA_ELC_EVENT_USBFS_INT 0x05A
64 0 : #define RA_ELC_EVENT_USBFS_RESUME 0x05B
65 0 : #define RA_ELC_EVENT_IIC0_RXI 0x05C
66 0 : #define RA_ELC_EVENT_IIC0_TXI 0x05D
67 0 : #define RA_ELC_EVENT_IIC0_TEI 0x05E
68 0 : #define RA_ELC_EVENT_IIC0_ERI 0x05F
69 0 : #define RA_ELC_EVENT_IIC0_WUI 0x060
70 0 : #define RA_ELC_EVENT_IIC1_RXI 0x061
71 0 : #define RA_ELC_EVENT_IIC1_TXI 0x062
72 0 : #define RA_ELC_EVENT_IIC1_TEI 0x063
73 0 : #define RA_ELC_EVENT_IIC1_ERI 0x064
74 0 : #define RA_ELC_EVENT_SDHIMMC0_ACCS 0x06B
75 0 : #define RA_ELC_EVENT_SDHIMMC0_SDIO 0x06C
76 0 : #define RA_ELC_EVENT_SDHIMMC0_CARD 0x06D
77 0 : #define RA_ELC_EVENT_SDHIMMC0_DMA_REQ 0x06E
78 0 : #define RA_ELC_EVENT_SDHIMMC1_ACCS 0x06F
79 0 : #define RA_ELC_EVENT_SDHIMMC1_SDIO 0x070
80 0 : #define RA_ELC_EVENT_SDHIMMC1_CARD 0x071
81 0 : #define RA_ELC_EVENT_SDHIMMC1_DMA_REQ 0x072
82 0 : #define RA_ELC_EVENT_ACMPHS0_INT 0x07B
83 0 : #define RA_ELC_EVENT_ACMPHS1_INT 0x07C
84 0 : #define RA_ELC_EVENT_ELC_SOFTWARE_EVENT_0 0x083
85 0 : #define RA_ELC_EVENT_ELC_SOFTWARE_EVENT_1 0x084
86 0 : #define RA_ELC_EVENT_IOPORT_EVENT_1 0x088
87 0 : #define RA_ELC_EVENT_IOPORT_EVENT_2 0x089
88 0 : #define RA_ELC_EVENT_IOPORT_EVENT_3 0x08A
89 0 : #define RA_ELC_EVENT_IOPORT_EVENT_4 0x08B
90 0 : #define RA_ELC_EVENT_CAC_FREQUENCY_ERROR 0x08C
91 0 : #define RA_ELC_EVENT_CAC_MEASUREMENT_END 0x08D
92 0 : #define RA_ELC_EVENT_CAC_OVERFLOW 0x08E
93 0 : #define RA_ELC_EVENT_POEG0_EVENT 0x08F
94 0 : #define RA_ELC_EVENT_POEG1_EVENT 0x090
95 0 : #define RA_ELC_EVENT_POEG2_EVENT 0x091
96 0 : #define RA_ELC_EVENT_POEG3_EVENT 0x092
97 0 : #define RA_ELC_EVENT_OPS_UVW_EDGE 0x0A0
98 0 : #define RA_ELC_EVENT_GPT0_CAPTURE_COMPARE_A 0x0A1
99 0 : #define RA_ELC_EVENT_GPT0_CAPTURE_COMPARE_B 0x0A2
100 0 : #define RA_ELC_EVENT_GPT0_COMPARE_C 0x0A3
101 0 : #define RA_ELC_EVENT_GPT0_COMPARE_D 0x0A4
102 0 : #define RA_ELC_EVENT_GPT0_COMPARE_E 0x0A5
103 0 : #define RA_ELC_EVENT_GPT0_COMPARE_F 0x0A6
104 0 : #define RA_ELC_EVENT_GPT0_COUNTER_OVERFLOW 0x0A7
105 0 : #define RA_ELC_EVENT_GPT0_COUNTER_UNDERFLOW 0x0A8
106 0 : #define RA_ELC_EVENT_GPT0_PC 0x0A9
107 0 : #define RA_ELC_EVENT_GPT1_CAPTURE_COMPARE_A 0x0AA
108 0 : #define RA_ELC_EVENT_GPT1_CAPTURE_COMPARE_B 0x0AB
109 0 : #define RA_ELC_EVENT_GPT1_COMPARE_C 0x0AC
110 0 : #define RA_ELC_EVENT_GPT1_COMPARE_D 0x0AD
111 0 : #define RA_ELC_EVENT_GPT1_COMPARE_E 0x0AE
112 0 : #define RA_ELC_EVENT_GPT1_COMPARE_F 0x0AF
113 0 : #define RA_ELC_EVENT_GPT1_COUNTER_OVERFLOW 0x0B0
114 0 : #define RA_ELC_EVENT_GPT1_COUNTER_UNDERFLOW 0x0B1
115 0 : #define RA_ELC_EVENT_GPT1_PC 0x0B2
116 0 : #define RA_ELC_EVENT_GPT2_CAPTURE_COMPARE_A 0x0B3
117 0 : #define RA_ELC_EVENT_GPT2_CAPTURE_COMPARE_B 0x0B4
118 0 : #define RA_ELC_EVENT_GPT2_COMPARE_C 0x0B5
119 0 : #define RA_ELC_EVENT_GPT2_COMPARE_D 0x0B6
120 0 : #define RA_ELC_EVENT_GPT2_COMPARE_E 0x0B7
121 0 : #define RA_ELC_EVENT_GPT2_COMPARE_F 0x0B8
122 0 : #define RA_ELC_EVENT_GPT2_COUNTER_OVERFLOW 0x0B9
123 0 : #define RA_ELC_EVENT_GPT2_COUNTER_UNDERFLOW 0x0BA
124 0 : #define RA_ELC_EVENT_GPT2_PC 0x0BB
125 0 : #define RA_ELC_EVENT_GPT3_CAPTURE_COMPARE_A 0x0BC
126 0 : #define RA_ELC_EVENT_GPT3_CAPTURE_COMPARE_B 0x0BD
127 0 : #define RA_ELC_EVENT_GPT3_COMPARE_C 0x0BE
128 0 : #define RA_ELC_EVENT_GPT3_COMPARE_D 0x0BF
129 0 : #define RA_ELC_EVENT_GPT3_COMPARE_E 0x0C0
130 0 : #define RA_ELC_EVENT_GPT3_COMPARE_F 0x0C1
131 0 : #define RA_ELC_EVENT_GPT3_COUNTER_OVERFLOW 0x0C2
132 0 : #define RA_ELC_EVENT_GPT3_COUNTER_UNDERFLOW 0x0C3
133 0 : #define RA_ELC_EVENT_GPT3_PC 0x0C4
134 0 : #define RA_ELC_EVENT_GPT4_CAPTURE_COMPARE_A 0x0C5
135 0 : #define RA_ELC_EVENT_GPT4_CAPTURE_COMPARE_B 0x0C6
136 0 : #define RA_ELC_EVENT_GPT4_COMPARE_C 0x0C7
137 0 : #define RA_ELC_EVENT_GPT4_COMPARE_D 0x0C8
138 0 : #define RA_ELC_EVENT_GPT4_COMPARE_E 0x0C9
139 0 : #define RA_ELC_EVENT_GPT4_COMPARE_F 0x0CA
140 0 : #define RA_ELC_EVENT_GPT4_COUNTER_OVERFLOW 0x0CB
141 0 : #define RA_ELC_EVENT_GPT4_COUNTER_UNDERFLOW 0x0CC
142 0 : #define RA_ELC_EVENT_GPT5_CAPTURE_COMPARE_A 0x0CE
143 0 : #define RA_ELC_EVENT_GPT5_CAPTURE_COMPARE_B 0x0CF
144 0 : #define RA_ELC_EVENT_GPT5_COMPARE_C 0x0D0
145 0 : #define RA_ELC_EVENT_GPT5_COMPARE_D 0x0D1
146 0 : #define RA_ELC_EVENT_GPT5_COMPARE_E 0x0D2
147 0 : #define RA_ELC_EVENT_GPT5_COMPARE_F 0x0D3
148 0 : #define RA_ELC_EVENT_GPT5_COUNTER_OVERFLOW 0x0D4
149 0 : #define RA_ELC_EVENT_GPT5_COUNTER_UNDERFLOW 0x0D5
150 0 : #define RA_ELC_EVENT_GPT6_CAPTURE_COMPARE_A 0x0D7
151 0 : #define RA_ELC_EVENT_GPT6_CAPTURE_COMPARE_B 0x0D8
152 0 : #define RA_ELC_EVENT_GPT6_COMPARE_C 0x0D9
153 0 : #define RA_ELC_EVENT_GPT6_COMPARE_D 0x0DA
154 0 : #define RA_ELC_EVENT_GPT6_COMPARE_E 0x0DB
155 0 : #define RA_ELC_EVENT_GPT6_COMPARE_F 0x0DC
156 0 : #define RA_ELC_EVENT_GPT6_COUNTER_OVERFLOW 0x0DD
157 0 : #define RA_ELC_EVENT_GPT6_COUNTER_UNDERFLOW 0x0DE
158 0 : #define RA_ELC_EVENT_GPT7_CAPTURE_COMPARE_A 0x0E0
159 0 : #define RA_ELC_EVENT_GPT7_CAPTURE_COMPARE_B 0x0E1
160 0 : #define RA_ELC_EVENT_GPT7_COMPARE_C 0x0E2
161 0 : #define RA_ELC_EVENT_GPT7_COMPARE_D 0x0E3
162 0 : #define RA_ELC_EVENT_GPT7_COMPARE_E 0x0E4
163 0 : #define RA_ELC_EVENT_GPT7_COMPARE_F 0x0E5
164 0 : #define RA_ELC_EVENT_GPT7_COUNTER_OVERFLOW 0x0E6
165 0 : #define RA_ELC_EVENT_GPT7_COUNTER_UNDERFLOW 0x0E7
166 0 : #define RA_ELC_EVENT_GPT8_CAPTURE_COMPARE_A 0x0E9
167 0 : #define RA_ELC_EVENT_GPT8_CAPTURE_COMPARE_B 0x0EA
168 0 : #define RA_ELC_EVENT_GPT8_COMPARE_C 0x0EB
169 0 : #define RA_ELC_EVENT_GPT8_COMPARE_D 0x0EC
170 0 : #define RA_ELC_EVENT_GPT8_COMPARE_E 0x0ED
171 0 : #define RA_ELC_EVENT_GPT8_COMPARE_F 0x0EE
172 0 : #define RA_ELC_EVENT_GPT8_COUNTER_OVERFLOW 0x0EF
173 0 : #define RA_ELC_EVENT_GPT8_COUNTER_UNDERFLOW 0x0F0
174 0 : #define RA_ELC_EVENT_GPT8_PC 0x0F1
175 0 : #define RA_ELC_EVENT_GPT9_CAPTURE_COMPARE_A 0x0F2
176 0 : #define RA_ELC_EVENT_GPT9_CAPTURE_COMPARE_B 0x0F3
177 0 : #define RA_ELC_EVENT_GPT9_COMPARE_C 0x0F4
178 0 : #define RA_ELC_EVENT_GPT9_COMPARE_D 0x0F5
179 0 : #define RA_ELC_EVENT_GPT9_COMPARE_E 0x0F6
180 0 : #define RA_ELC_EVENT_GPT9_COMPARE_F 0x0F7
181 0 : #define RA_ELC_EVENT_GPT9_COUNTER_OVERFLOW 0x0F8
182 0 : #define RA_ELC_EVENT_GPT9_COUNTER_UNDERFLOW 0x0F9
183 0 : #define RA_ELC_EVENT_GPT9_PC 0x0FA
184 0 : #define RA_ELC_EVENT_GPT10_CAPTURE_COMPARE_A 0x0FB
185 0 : #define RA_ELC_EVENT_GPT10_CAPTURE_COMPARE_B 0x0FC
186 0 : #define RA_ELC_EVENT_GPT10_COMPARE_C 0x0FD
187 0 : #define RA_ELC_EVENT_GPT10_COMPARE_D 0x0FE
188 0 : #define RA_ELC_EVENT_GPT10_COMPARE_E 0x0FF
189 0 : #define RA_ELC_EVENT_GPT10_COMPARE_F 0x100
190 0 : #define RA_ELC_EVENT_GPT10_COUNTER_OVERFLOW 0x101
191 0 : #define RA_ELC_EVENT_GPT10_COUNTER_UNDERFLOW 0x102
192 0 : #define RA_ELC_EVENT_GPT10_PC 0x103
193 0 : #define RA_ELC_EVENT_GPT11_CAPTURE_COMPARE_A 0x104
194 0 : #define RA_ELC_EVENT_GPT11_CAPTURE_COMPARE_B 0x105
195 0 : #define RA_ELC_EVENT_GPT11_COMPARE_C 0x106
196 0 : #define RA_ELC_EVENT_GPT11_COMPARE_D 0x107
197 0 : #define RA_ELC_EVENT_GPT11_COMPARE_E 0x108
198 0 : #define RA_ELC_EVENT_GPT11_COMPARE_F 0x109
199 0 : #define RA_ELC_EVENT_GPT11_COUNTER_OVERFLOW 0x10A
200 0 : #define RA_ELC_EVENT_GPT11_COUNTER_UNDERFLOW 0x10B
201 0 : #define RA_ELC_EVENT_GPT12_CAPTURE_COMPARE_A 0x10D
202 0 : #define RA_ELC_EVENT_GPT12_CAPTURE_COMPARE_B 0x10E
203 0 : #define RA_ELC_EVENT_GPT12_COMPARE_C 0x10F
204 0 : #define RA_ELC_EVENT_GPT12_COMPARE_D 0x110
205 0 : #define RA_ELC_EVENT_GPT12_COMPARE_E 0x111
206 0 : #define RA_ELC_EVENT_GPT12_COMPARE_F 0x112
207 0 : #define RA_ELC_EVENT_GPT12_COUNTER_OVERFLOW 0x113
208 0 : #define RA_ELC_EVENT_GPT12_COUNTER_UNDERFLOW 0x114
209 0 : #define RA_ELC_EVENT_GPT13_CAPTURE_COMPARE_A 0x116
210 0 : #define RA_ELC_EVENT_GPT13_CAPTURE_COMPARE_B 0x117
211 0 : #define RA_ELC_EVENT_GPT13_COMPARE_C 0x118
212 0 : #define RA_ELC_EVENT_GPT13_COMPARE_D 0x119
213 0 : #define RA_ELC_EVENT_GPT13_COMPARE_E 0x11A
214 0 : #define RA_ELC_EVENT_GPT13_COMPARE_F 0x11B
215 0 : #define RA_ELC_EVENT_GPT13_COUNTER_OVERFLOW 0x11C
216 0 : #define RA_ELC_EVENT_GPT13_COUNTER_UNDERFLOW 0x11D
217 0 : #define RA_ELC_EVENT_EDMAC0_EINT 0x120
218 0 : #define RA_ELC_EVENT_SCI0_RXI 0x124
219 0 : #define RA_ELC_EVENT_SCI0_TXI 0x125
220 0 : #define RA_ELC_EVENT_SCI0_TEI 0x126
221 0 : #define RA_ELC_EVENT_SCI0_ERI 0x127
222 0 : #define RA_ELC_EVENT_SCI0_AED 0x128
223 0 : #define RA_ELC_EVENT_SCI0_BFD 0x129
224 0 : #define RA_ELC_EVENT_SCI0_AM 0x12A
225 0 : #define RA_ELC_EVENT_SCI1_RXI 0x12B
226 0 : #define RA_ELC_EVENT_SCI1_TXI 0x12C
227 0 : #define RA_ELC_EVENT_SCI1_TEI 0x12D
228 0 : #define RA_ELC_EVENT_SCI1_ERI 0x12E
229 0 : #define RA_ELC_EVENT_SCI1_AED 0x12F
230 0 : #define RA_ELC_EVENT_SCI1_BFD 0x130
231 0 : #define RA_ELC_EVENT_SCI1_AM 0x131
232 0 : #define RA_ELC_EVENT_SCI2_RXI 0x132
233 0 : #define RA_ELC_EVENT_SCI2_TXI 0x133
234 0 : #define RA_ELC_EVENT_SCI2_TEI 0x134
235 0 : #define RA_ELC_EVENT_SCI2_ERI 0x135
236 0 : #define RA_ELC_EVENT_SCI2_AM 0x138
237 0 : #define RA_ELC_EVENT_SCI3_RXI 0x139
238 0 : #define RA_ELC_EVENT_SCI3_TXI 0x13A
239 0 : #define RA_ELC_EVENT_SCI3_TEI 0x13B
240 0 : #define RA_ELC_EVENT_SCI3_ERI 0x13C
241 0 : #define RA_ELC_EVENT_SCI3_AM 0x13F
242 0 : #define RA_ELC_EVENT_SCI4_RXI 0x140
243 0 : #define RA_ELC_EVENT_SCI4_TXI 0x141
244 0 : #define RA_ELC_EVENT_SCI4_TEI 0x142
245 0 : #define RA_ELC_EVENT_SCI4_ERI 0x143
246 0 : #define RA_ELC_EVENT_SCI4_AM 0x146
247 0 : #define RA_ELC_EVENT_SCI9_RXI 0x163
248 0 : #define RA_ELC_EVENT_SCI9_TXI 0x164
249 0 : #define RA_ELC_EVENT_SCI9_TEI 0x165
250 0 : #define RA_ELC_EVENT_SCI9_ERI 0x166
251 0 : #define RA_ELC_EVENT_SCI9_AM 0x169
252 0 : #define RA_ELC_EVENT_SPI0_RXI 0x178
253 0 : #define RA_ELC_EVENT_SPI0_TXI 0x179
254 0 : #define RA_ELC_EVENT_SPI0_IDLE 0x17A
255 0 : #define RA_ELC_EVENT_SPI0_ERI 0x17B
256 0 : #define RA_ELC_EVENT_SPI0_TEI 0x17C
257 0 : #define RA_ELC_EVENT_SPI1_RXI 0x17D
258 0 : #define RA_ELC_EVENT_SPI1_TXI 0x17E
259 0 : #define RA_ELC_EVENT_SPI1_IDLE 0x17F
260 0 : #define RA_ELC_EVENT_SPI1_ERI 0x180
261 0 : #define RA_ELC_EVENT_SPI1_TEI 0x181
262 0 : #define RA_ELC_EVENT_CAN_RXF 0x185
263 0 : #define RA_ELC_EVENT_CAN_GLERR 0x186
264 0 : #define RA_ELC_EVENT_CAN0_DMAREQ0 0x187
265 0 : #define RA_ELC_EVENT_CAN0_DMAREQ1 0x188
266 0 : #define RA_ELC_EVENT_CAN1_DMAREQ0 0x18B
267 0 : #define RA_ELC_EVENT_CAN1_DMAREQ1 0x18C
268 0 : #define RA_ELC_EVENT_CAN0_TX 0x18F
269 0 : #define RA_ELC_EVENT_CAN0_CHERR 0x190
270 0 : #define RA_ELC_EVENT_CAN0_COMFRX 0x191
271 0 : #define RA_ELC_EVENT_CAN0_CF_DMAREQ 0x192
272 0 : #define RA_ELC_EVENT_CAN0_RXMB 0x193
273 0 : #define RA_ELC_EVENT_CAN1_TX 0x194
274 0 : #define RA_ELC_EVENT_CAN1_CHERR 0x195
275 0 : #define RA_ELC_EVENT_CAN1_COMFRX 0x196
276 0 : #define RA_ELC_EVENT_CAN1_CF_DMAREQ 0x197
277 0 : #define RA_ELC_EVENT_CAN1_RXMB 0x198
278 0 : #define RA_ELC_EVENT_CAN0_MRAM_ERI 0x19B
279 0 : #define RA_ELC_EVENT_CAN1_MRAM_ERI 0x19C
280 0 : #define RA_ELC_EVENT_I3C0_RESPONSE 0x19D
281 0 : #define RA_ELC_EVENT_I3C0_COMMAND 0x19E
282 0 : #define RA_ELC_EVENT_I3C0_IBI 0x19F
283 0 : #define RA_ELC_EVENT_I3C0_RX 0x1A0
284 0 : #define RA_ELC_EVENT_IICB0_RXI 0x1A0
285 0 : #define RA_ELC_EVENT_I3C0_TX 0x1A1
286 0 : #define RA_ELC_EVENT_IICB0_TXI 0x1A1
287 0 : #define RA_ELC_EVENT_I3C0_RCV_STATUS 0x1A2
288 0 : #define RA_ELC_EVENT_I3C0_HRESP 0x1A3
289 0 : #define RA_ELC_EVENT_I3C0_HCMD 0x1A4
290 0 : #define RA_ELC_EVENT_I3C0_HRX 0x1A5
291 0 : #define RA_ELC_EVENT_I3C0_HTX 0x1A6
292 0 : #define RA_ELC_EVENT_I3C0_TEND 0x1A7
293 0 : #define RA_ELC_EVENT_IICB0_TEI 0x1A7
294 0 : #define RA_ELC_EVENT_I3C0_EEI 0x1A8
295 0 : #define RA_ELC_EVENT_IICB0_ERI 0x1A8
296 0 : #define RA_ELC_EVENT_I3C0_STEV 0x1A9
297 0 : #define RA_ELC_EVENT_I3C0_MREFOVF 0x1AA
298 0 : #define RA_ELC_EVENT_I3C0_MREFCPT 0x1AB
299 0 : #define RA_ELC_EVENT_I3C0_AMEV 0x1AC
300 0 : #define RA_ELC_EVENT_I3C0_WU 0x1AD
301 0 : #define RA_ELC_EVENT_ADC0_SCAN_END 0x1AE
302 0 : #define RA_ELC_EVENT_ADC0_SCAN_END_B 0x1AF
303 0 : #define RA_ELC_EVENT_ADC0_WINDOW_A 0x1B0
304 0 : #define RA_ELC_EVENT_ADC0_WINDOW_B 0x1B1
305 0 : #define RA_ELC_EVENT_ADC0_COMPARE_MATCH 0x1B2
306 0 : #define RA_ELC_EVENT_ADC0_COMPARE_MISMATCH 0x1B3
307 0 : #define RA_ELC_EVENT_ADC1_SCAN_END 0x1B4
308 0 : #define RA_ELC_EVENT_ADC1_SCAN_END_B 0x1B5
309 0 : #define RA_ELC_EVENT_ADC1_WINDOW_A 0x1B6
310 0 : #define RA_ELC_EVENT_ADC1_WINDOW_B 0x1B7
311 0 : #define RA_ELC_EVENT_ADC1_COMPARE_MATCH 0x1B8
312 0 : #define RA_ELC_EVENT_ADC1_COMPARE_MISMATCH 0x1B9
313 0 : #define RA_ELC_EVENT_DOC_INT 0x1BA
314 0 : #define RA_ELC_EVENT_RSIP_TADI 0x1BC
315 :
316 : /* Possible peripherals to be linked to event signals */
317 0 : #define RA_ELC_PERIPHERAL_GPT_A 0
318 0 : #define RA_ELC_PERIPHERAL_GPT_B 1
319 0 : #define RA_ELC_PERIPHERAL_GPT_C 2
320 0 : #define RA_ELC_PERIPHERAL_GPT_D 3
321 0 : #define RA_ELC_PERIPHERAL_GPT_E 4
322 0 : #define RA_ELC_PERIPHERAL_GPT_F 5
323 0 : #define RA_ELC_PERIPHERAL_GPT_G 6
324 0 : #define RA_ELC_PERIPHERAL_GPT_H 7
325 0 : #define RA_ELC_PERIPHERAL_ADC0 8
326 0 : #define RA_ELC_PERIPHERAL_ADC0_B 9
327 0 : #define RA_ELC_PERIPHERAL_ADC1 10
328 0 : #define RA_ELC_PERIPHERAL_ADC1_B 11
329 0 : #define RA_ELC_PERIPHERAL_DAC0 12
330 0 : #define RA_ELC_PERIPHERAL_DAC1 13
331 0 : #define RA_ELC_PERIPHERAL_IOPORT1 14
332 0 : #define RA_ELC_PERIPHERAL_IOPORT2 15
333 0 : #define RA_ELC_PERIPHERAL_IOPORT3 16
334 0 : #define RA_ELC_PERIPHERAL_IOPORT4 17
335 0 : #define RA_ELC_PERIPHERAL_I3C 30
336 :
337 : #endif /* ZEPHYR_INCLUDE_DT_BINDINGS_MISC_RENESAS_RA_ELC_RA8T1_ELC_H_ */
|