Go to the source code of this file.
◆ BDCR_REG
RCC_BDCR register offset.
◆ CFGR1_REG
RCC_CFGRx register offset.
◆ CFGR2_REG
◆ I2S2_SEL
Value:
#define STM32_DOMAIN_CLOCK(val, mask, shift, reg)
STM32 clock configuration bit field.
Definition stm32f1_clock.h:53
#define CFGR2_REG
Definition stm32f1_clock.h:61
Device domain clocks selection helpers.
CFGR2 devices
◆ I2S3_SEL
◆ MCO1_SEL
Value:
#define STM32_MCO_CFGR(val, mask, shift, reg)
STM32 MCO configuration register bit field.
Definition stm32_common_clocks.h:47
#define CFGR1_REG
RCC_CFGRx register offset.
Definition stm32f1_clock.h:60
CFGR1 devices.
◆ RTC_SEL
Value:
#define BDCR_REG
RCC_BDCR register offset.
Definition stm32f1_clock.h:64
BDCR devices.
◆ STM32_CLOCK_BUS_AHB1
#define STM32_CLOCK_BUS_AHB1 0x014 |
Domain clocks.
Bus clocks
◆ STM32_CLOCK_BUS_APB1
#define STM32_CLOCK_BUS_APB1 0x01c |
◆ STM32_CLOCK_BUS_APB2
#define STM32_CLOCK_BUS_APB2 0x018 |
◆ STM32_CLOCK_MASK_MASK
#define STM32_CLOCK_MASK_MASK 0x7U |
◆ STM32_CLOCK_MASK_SHIFT
#define STM32_CLOCK_MASK_SHIFT 13U |
◆ STM32_CLOCK_REG_MASK
#define STM32_CLOCK_REG_MASK 0xFFU |
◆ STM32_CLOCK_REG_SHIFT
#define STM32_CLOCK_REG_SHIFT 0U |
◆ STM32_CLOCK_SHIFT_MASK
#define STM32_CLOCK_SHIFT_MASK 0x1FU |
◆ STM32_CLOCK_SHIFT_SHIFT
#define STM32_CLOCK_SHIFT_SHIFT 8U |
◆ STM32_CLOCK_VAL_MASK
#define STM32_CLOCK_VAL_MASK 0x7U |
◆ STM32_CLOCK_VAL_SHIFT
#define STM32_CLOCK_VAL_SHIFT 16U |
◆ STM32_DOMAIN_CLOCK
#define STM32_DOMAIN_CLOCK |
( |
| val, |
|
|
| mask, |
|
|
| shift, |
|
|
| reg ) |
Value:
#define STM32_CLOCK_SHIFT_SHIFT
Definition stm32f1_clock.h:34
#define STM32_CLOCK_REG_SHIFT
Definition stm32f1_clock.h:32
#define STM32_CLOCK_REG_MASK
Definition stm32f1_clock.h:31
#define STM32_CLOCK_MASK_MASK
Definition stm32f1_clock.h:35
#define STM32_CLOCK_VAL_MASK
Definition stm32f1_clock.h:37
#define STM32_CLOCK_MASK_SHIFT
Definition stm32f1_clock.h:36
#define STM32_CLOCK_VAL_SHIFT
Definition stm32f1_clock.h:38
#define STM32_CLOCK_SHIFT_MASK
Definition stm32f1_clock.h:33
STM32 clock configuration bit field.
- reg (1/2/3) [ 0 : 7 ]
- shift (0..31) [ 8 : 12 ]
- mask (0x1, 0x3, 0x7) [ 13 : 15 ]
- val (0..7) [ 16 : 18 ]
- Parameters
-
reg | RCC_CFGRx register offset |
shift | Position within RCC_CFGRx. |
mask | Mask for the RCC_CFGRx field. |
val | Clock value (0, 1, ... 7). |
◆ STM32_PERIPH_BUS_MAX
◆ STM32_PERIPH_BUS_MIN
◆ STM32_SRC_EXT_HSE
◆ STM32_SRC_HSE
◆ STM32_SRC_HSI
System clock.
Fixed clocks
◆ STM32_SRC_PLLCLK