Zephyr API Documentation 4.0.99
A Scalable Open Source RTOS
|
#include "stm32_common_clocks.h"
Go to the source code of this file.
Macros | |
#define | STM32_SRC_HSE (STM32_SRC_LSI + 1) |
Domain clocks. | |
#define | STM32_SRC_HSI48 (STM32_SRC_HSE + 1) |
#define | STM32_SRC_HSI_KER (STM32_SRC_HSI48 + 1) /* HSI + HSIKERON */ |
#define | STM32_SRC_CSI_KER (STM32_SRC_HSI_KER + 1) /* CSI + CSIKERON */ |
#define | STM32_SRC_PLL1_P (STM32_SRC_CSI_KER + 1) |
PLL outputs. | |
#define | STM32_SRC_PLL1_Q (STM32_SRC_PLL1_P + 1) |
#define | STM32_SRC_PLL1_R (STM32_SRC_PLL1_Q + 1) |
#define | STM32_SRC_PLL2_P (STM32_SRC_PLL1_R + 1) |
#define | STM32_SRC_PLL2_Q (STM32_SRC_PLL2_P + 1) |
#define | STM32_SRC_PLL2_R (STM32_SRC_PLL2_Q + 1) |
#define | STM32_SRC_PLL3_P (STM32_SRC_PLL2_R + 1) |
#define | STM32_SRC_PLL3_Q (STM32_SRC_PLL3_P + 1) |
#define | STM32_SRC_PLL3_R (STM32_SRC_PLL3_Q + 1) |
#define | STM32_SRC_CKPER (STM32_SRC_PLL3_R + 1) |
Clock muxes. | |
#define | STM32_CLOCK_BUS_AHB3 0x0D4 |
Others: Not yet supported. | |
#define | STM32_CLOCK_BUS_AHB1 0x0D8 |
#define | STM32_CLOCK_BUS_AHB2 0x0DC |
#define | STM32_CLOCK_BUS_AHB4 0x0E0 |
#define | STM32_CLOCK_BUS_APB3 0x0E4 |
#define | STM32_CLOCK_BUS_APB1 0x0E8 |
#define | STM32_CLOCK_BUS_APB1_2 0x0EC |
#define | STM32_CLOCK_BUS_APB2 0x0F0 |
#define | STM32_CLOCK_BUS_APB4 0x0F4 |
#define | STM32_SRC_PCLK1 STM32_CLOCK_BUS_APB1 |
Alias D1/2/3 domains clocks. | |
#define | STM32_SRC_PCLK2 STM32_CLOCK_BUS_APB2 |
#define | STM32_SRC_HCLK3 STM32_CLOCK_BUS_AHB3 |
#define | STM32_SRC_PCLK3 STM32_CLOCK_BUS_APB3 |
#define | STM32_SRC_PCLK4 STM32_CLOCK_BUS_APB4 |
#define | STM32_PERIPH_BUS_MIN STM32_CLOCK_BUS_AHB3 |
#define | STM32_PERIPH_BUS_MAX STM32_CLOCK_BUS_APB4 |
#define | STM32_CLOCK_REG_MASK 0xFFU |
#define | STM32_CLOCK_REG_SHIFT 0U |
#define | STM32_CLOCK_SHIFT_MASK 0x1FU |
#define | STM32_CLOCK_SHIFT_SHIFT 8U |
#define | STM32_CLOCK_MASK_MASK 0x7U |
#define | STM32_CLOCK_MASK_SHIFT 13U |
#define | STM32_CLOCK_VAL_MASK 0x7U |
#define | STM32_CLOCK_VAL_SHIFT 16U |
#define | STM32_DOMAIN_CLOCK(val, mask, shift, reg) |
STM32H7 clock configuration bit field. | |
#define | D1CCIPR_REG 0x4C |
RCC_DxCCIP register offset (RM0399.pdf) | |
#define | D2CCIP1R_REG 0x50 |
#define | D2CCIP2R_REG 0x54 |
#define | D3CCIPR_REG 0x58 |
#define | BDCR_REG 0x70 |
RCC_BDCR register offset. | |
#define | CFGR_REG 0x10 |
RCC_CFGRx register offset. | |
#define | FMC_SEL(val) |
Device domain clocks selection helpers (RM0399.pdf) | |
#define | QSPI_SEL(val) |
#define | DSI_SEL(val) |
#define | SDMMC_SEL(val) |
#define | CKPER_SEL(val) |
#define | OSPI_SEL(val) |
#define | SAI1_SEL(val) |
D2CCIP1R devices. | |
#define | SAI23_SEL(val) |
#define | SPI123_SEL(val) |
#define | SPI45_SEL(val) |
#define | SPDIF_SEL(val) |
#define | DFSDM1_SEL(val) |
#define | FDCAN_SEL(val) |
#define | SWP_SEL(val) |
#define | USART2345678_SEL(val) |
D2CCIP2R devices. | |
#define | USART16_SEL(val) |
#define | RNG_SEL(val) |
#define | I2C123_SEL(val) |
#define | USB_SEL(val) |
#define | CEC_SEL(val) |
#define | LPTIM1_SEL(val) |
#define | LPUART1_SEL(val) |
D3CCIPR devices. | |
#define | I2C4_SEL(val) |
#define | LPTIM2_SEL(val) |
#define | LPTIM345_SEL(val) |
#define | ADC_SEL(val) |
#define | SAI4A_SEL(val) |
#define | SAI4B_SEL(val) |
#define | SPI6_SEL(val) |
#define | RTC_SEL(val) |
BDCR devices. | |
#define | MCO1_SEL(val) |
CFGR devices. | |
#define | MCO1_PRE(val) |
#define | MCO2_SEL(val) |
#define | MCO2_PRE(val) |
#define | MCO_PRE_DIV_1 1 |
#define | MCO_PRE_DIV_2 2 |
#define | MCO_PRE_DIV_3 3 |
#define | MCO_PRE_DIV_4 4 |
#define | MCO_PRE_DIV_5 5 |
#define | MCO_PRE_DIV_6 6 |
#define | MCO_PRE_DIV_7 7 |
#define | MCO_PRE_DIV_8 8 |
#define | MCO_PRE_DIV_9 9 |
#define | MCO_PRE_DIV_10 10 |
#define | MCO_PRE_DIV_11 11 |
#define | MCO_PRE_DIV_12 12 |
#define | MCO_PRE_DIV_13 13 |
#define | MCO_PRE_DIV_14 14 |
#define | MCO_PRE_DIV_15 15 |
#define ADC_SEL | ( | val | ) |
#define BDCR_REG 0x70 |
RCC_BDCR register offset.
#define CEC_SEL | ( | val | ) |
#define CFGR_REG 0x10 |
RCC_CFGRx register offset.
#define CKPER_SEL | ( | val | ) |
#define D1CCIPR_REG 0x4C |
RCC_DxCCIP register offset (RM0399.pdf)
#define D2CCIP1R_REG 0x50 |
#define D2CCIP2R_REG 0x54 |
#define D3CCIPR_REG 0x58 |
#define DFSDM1_SEL | ( | val | ) |
#define DSI_SEL | ( | val | ) |
#define FDCAN_SEL | ( | val | ) |
#define FMC_SEL | ( | val | ) |
Device domain clocks selection helpers (RM0399.pdf)
D1CCIPR devices
#define I2C123_SEL | ( | val | ) |
#define I2C4_SEL | ( | val | ) |
#define LPTIM1_SEL | ( | val | ) |
#define LPTIM2_SEL | ( | val | ) |
#define LPTIM345_SEL | ( | val | ) |
#define LPUART1_SEL | ( | val | ) |
D3CCIPR devices.
#define MCO1_PRE | ( | val | ) |
#define MCO1_SEL | ( | val | ) |
CFGR devices.
#define MCO2_PRE | ( | val | ) |
#define MCO2_SEL | ( | val | ) |
#define MCO_PRE_DIV_1 1 |
#define MCO_PRE_DIV_10 10 |
#define MCO_PRE_DIV_11 11 |
#define MCO_PRE_DIV_12 12 |
#define MCO_PRE_DIV_13 13 |
#define MCO_PRE_DIV_14 14 |
#define MCO_PRE_DIV_15 15 |
#define MCO_PRE_DIV_2 2 |
#define MCO_PRE_DIV_3 3 |
#define MCO_PRE_DIV_4 4 |
#define MCO_PRE_DIV_5 5 |
#define MCO_PRE_DIV_6 6 |
#define MCO_PRE_DIV_7 7 |
#define MCO_PRE_DIV_8 8 |
#define MCO_PRE_DIV_9 9 |
#define OSPI_SEL | ( | val | ) |
#define QSPI_SEL | ( | val | ) |
#define RNG_SEL | ( | val | ) |
#define RTC_SEL | ( | val | ) |
BDCR devices.
#define SAI1_SEL | ( | val | ) |
D2CCIP1R devices.
#define SAI23_SEL | ( | val | ) |
#define SAI4A_SEL | ( | val | ) |
#define SAI4B_SEL | ( | val | ) |
#define SDMMC_SEL | ( | val | ) |
#define SPDIF_SEL | ( | val | ) |
#define SPI123_SEL | ( | val | ) |
#define SPI45_SEL | ( | val | ) |
#define SPI6_SEL | ( | val | ) |
#define STM32_CLOCK_BUS_AHB1 0x0D8 |
#define STM32_CLOCK_BUS_AHB2 0x0DC |
#define STM32_CLOCK_BUS_AHB3 0x0D4 |
Others: Not yet supported.
Bus clocks
#define STM32_CLOCK_BUS_AHB4 0x0E0 |
#define STM32_CLOCK_BUS_APB1 0x0E8 |
#define STM32_CLOCK_BUS_APB1_2 0x0EC |
#define STM32_CLOCK_BUS_APB2 0x0F0 |
#define STM32_CLOCK_BUS_APB3 0x0E4 |
#define STM32_CLOCK_BUS_APB4 0x0F4 |
#define STM32_CLOCK_MASK_MASK 0x7U |
#define STM32_CLOCK_MASK_SHIFT 13U |
#define STM32_CLOCK_REG_MASK 0xFFU |
#define STM32_CLOCK_REG_SHIFT 0U |
#define STM32_CLOCK_SHIFT_MASK 0x1FU |
#define STM32_CLOCK_SHIFT_SHIFT 8U |
#define STM32_CLOCK_VAL_MASK 0x7U |
#define STM32_CLOCK_VAL_SHIFT 16U |
#define STM32_DOMAIN_CLOCK | ( | val, | |
mask, | |||
shift, | |||
reg ) |
STM32H7 clock configuration bit field.
reg | RCC_DxCCIP register offset |
shift | Position within RCC_DxCCIP. |
mask | Mask for the RCC_DxCCIP field. |
val | Clock value (0, 1, 2 or 3). |
#define STM32_PERIPH_BUS_MAX STM32_CLOCK_BUS_APB4 |
#define STM32_PERIPH_BUS_MIN STM32_CLOCK_BUS_AHB3 |
#define STM32_SRC_CKPER (STM32_SRC_PLL3_R + 1) |
Clock muxes.
#define STM32_SRC_CSI_KER (STM32_SRC_HSI_KER + 1) /* CSI + CSIKERON */ |
#define STM32_SRC_HCLK3 STM32_CLOCK_BUS_AHB3 |
#define STM32_SRC_HSE (STM32_SRC_LSI + 1) |
Domain clocks.
System clock Fixed clocks
#define STM32_SRC_HSI48 (STM32_SRC_HSE + 1) |
#define STM32_SRC_HSI_KER (STM32_SRC_HSI48 + 1) /* HSI + HSIKERON */ |
#define STM32_SRC_PCLK1 STM32_CLOCK_BUS_APB1 |
Alias D1/2/3 domains clocks.
#define STM32_SRC_PCLK2 STM32_CLOCK_BUS_APB2 |
#define STM32_SRC_PCLK3 STM32_CLOCK_BUS_APB3 |
#define STM32_SRC_PCLK4 STM32_CLOCK_BUS_APB4 |
#define STM32_SRC_PLL1_P (STM32_SRC_CSI_KER + 1) |
PLL outputs.
#define STM32_SRC_PLL1_Q (STM32_SRC_PLL1_P + 1) |
#define STM32_SRC_PLL1_R (STM32_SRC_PLL1_Q + 1) |
#define STM32_SRC_PLL2_P (STM32_SRC_PLL1_R + 1) |
#define STM32_SRC_PLL2_Q (STM32_SRC_PLL2_P + 1) |
#define STM32_SRC_PLL2_R (STM32_SRC_PLL2_Q + 1) |
#define STM32_SRC_PLL3_P (STM32_SRC_PLL2_R + 1) |
#define STM32_SRC_PLL3_Q (STM32_SRC_PLL3_P + 1) |
#define STM32_SRC_PLL3_R (STM32_SRC_PLL3_Q + 1) |
#define SWP_SEL | ( | val | ) |
#define USART16_SEL | ( | val | ) |
#define USART2345678_SEL | ( | val | ) |
D2CCIP2R devices.
#define USB_SEL | ( | val | ) |