Go to the source code of this file.
◆ ADC_SEL
Value:
#define STM32_DOMAIN_CLOCK(val, mask, shift, reg)
STM32 clock configuration bit field.
Definition stm32l4_clock.h:62
#define CCIPR_REG
RCC_CCIPR register offset.
Definition stm32l4_clock.h:69
◆ ADFSDM_SEL
#define ADFSDM_SEL |
( |
| val | ) |
|
Value:
#define CCIPR2_REG
Definition stm32l4_clock.h:70
◆ BDCR_REG
RCC_BDCR register offset.
◆ CCIPR2_REG
◆ CCIPR_REG
RCC_CCIPR register offset.
◆ CFGR_REG
RCC_CFGRx register offset.
◆ CLK48_SEL
◆ DFSDM1_SEL
#define DFSDM1_SEL |
( |
| val | ) |
|
◆ DFSDM_SEL
◆ DSI_SEL
◆ I2C1_SEL
◆ I2C2_SEL
◆ I2C3_SEL
◆ I2C4_SEL
◆ LPTIM1_SEL
#define LPTIM1_SEL |
( |
| val | ) |
|
◆ LPTIM2_SEL
#define LPTIM2_SEL |
( |
| val | ) |
|
◆ LPUART1_SEL
#define LPUART1_SEL |
( |
| val | ) |
|
◆ MCO1_PRE
Value:
#define STM32_MCO_CFGR(val, mask, shift, reg)
STM32 MCO configuration register bit field.
Definition stm32_common_clocks.h:47
#define CFGR_REG
RCC_CFGRx register offset.
Definition stm32l4_clock.h:76
◆ MCO1_SEL
◆ OSPI_SEL
◆ RTC_SEL
Value:
#define BDCR_REG
RCC_BDCR register offset.
Definition stm32l4_clock.h:73
BDCR devices.
◆ SAI1_SEL
◆ SAI2_SEL
◆ SDMMC_SEL
◆ STM32_CLOCK_BUS_AHB1
#define STM32_CLOCK_BUS_AHB1 0x048 |
◆ STM32_CLOCK_BUS_AHB2
#define STM32_CLOCK_BUS_AHB2 0x04c |
◆ STM32_CLOCK_BUS_AHB3
#define STM32_CLOCK_BUS_AHB3 0x050 |
◆ STM32_CLOCK_BUS_APB1
#define STM32_CLOCK_BUS_APB1 0x058 |
◆ STM32_CLOCK_BUS_APB1_2
#define STM32_CLOCK_BUS_APB1_2 0x05c |
◆ STM32_CLOCK_BUS_APB2
#define STM32_CLOCK_BUS_APB2 0x060 |
◆ STM32_CLOCK_MASK_MASK
#define STM32_CLOCK_MASK_MASK 0x7U |
◆ STM32_CLOCK_MASK_SHIFT
#define STM32_CLOCK_MASK_SHIFT 13U |
◆ STM32_CLOCK_REG_MASK
#define STM32_CLOCK_REG_MASK 0xFFU |
◆ STM32_CLOCK_REG_SHIFT
#define STM32_CLOCK_REG_SHIFT 0U |
◆ STM32_CLOCK_SHIFT_MASK
#define STM32_CLOCK_SHIFT_MASK 0x1FU |
◆ STM32_CLOCK_SHIFT_SHIFT
#define STM32_CLOCK_SHIFT_SHIFT 8U |
◆ STM32_CLOCK_VAL_MASK
#define STM32_CLOCK_VAL_MASK 0x7U |
◆ STM32_CLOCK_VAL_SHIFT
#define STM32_CLOCK_VAL_SHIFT 16U |
◆ STM32_DOMAIN_CLOCK
#define STM32_DOMAIN_CLOCK |
( |
| val, |
|
|
| mask, |
|
|
| shift, |
|
|
| reg ) |
Value:
#define STM32_CLOCK_SHIFT_SHIFT
Definition stm32l4_clock.h:43
#define STM32_CLOCK_REG_SHIFT
Definition stm32l4_clock.h:41
#define STM32_CLOCK_REG_MASK
Definition stm32l4_clock.h:40
#define STM32_CLOCK_MASK_MASK
Definition stm32l4_clock.h:44
#define STM32_CLOCK_VAL_MASK
Definition stm32l4_clock.h:46
#define STM32_CLOCK_MASK_SHIFT
Definition stm32l4_clock.h:45
#define STM32_CLOCK_VAL_SHIFT
Definition stm32l4_clock.h:47
#define STM32_CLOCK_SHIFT_MASK
Definition stm32l4_clock.h:42
STM32 clock configuration bit field.
- reg (1/2/3) [ 0 : 7 ]
- shift (0..31) [ 8 : 12 ]
- mask (0x1, 0x3, 0x7) [ 13 : 15 ]
- val (0..7) [ 16 : 18 ]
- Parameters
-
reg | RCC_CCIPRx register offset |
shift | Position within RCC_CCIPRx. |
mask | Mask for the RCC_CCIPRx field. |
val | Clock value (0, 1, ... 7). |
◆ STM32_PERIPH_BUS_MAX
◆ STM32_PERIPH_BUS_MIN
◆ STM32_SRC_HSI
Domain clocks.
System clock Fixed clocks
◆ STM32_SRC_HSI48
◆ STM32_SRC_MSI
◆ STM32_SRC_PCLK
◆ STM32_SRC_PLL_P
◆ STM32_SRC_PLL_Q
◆ STM32_SRC_PLL_R
◆ SWPMI1_SEL
#define SWPMI1_SEL |
( |
| val | ) |
|
◆ UART4_SEL
◆ UART5_SEL
◆ USART1_SEL
#define USART1_SEL |
( |
| val | ) |
|
Value:
Device domain clocks selection helpers.
CCIPR devices
◆ USART2_SEL
#define USART2_SEL |
( |
| val | ) |
|
◆ USART3_SEL
#define USART3_SEL |
( |
| val | ) |
|