Go to the source code of this file.
◆ ADC_SEL
Value:
#define STM32_DT_CLOCK_SELECT(val, mask, shift, reg)
Pack STM32 source clock selection RCC register bit fields for the DT.
Definition stm32_common_clocks.h:46
#define CCIPR_REG
RCC_CCIPR register offset.
Definition stm32c0_clock.h:33
◆ CCIPR_REG
RCC_CCIPR register offset.
◆ CFGR1_REG
RCC_CFGRx register offset.
◆ CSR1_REG
RCC_CSR1 register offset.
◆ I2C1_SEL
◆ I2C2_I2S1_SEL
#define I2C2_I2S1_SEL |
( |
| val | ) |
|
◆ MCO1_PRE
Value:
#define CFGR1_REG
RCC_CFGRx register offset.
Definition stm32c0_clock.h:39
◆ MCO1_SEL
◆ MCO2_PRE
◆ MCO2_SEL
◆ MCO_PRE_DIV_1
◆ MCO_PRE_DIV_128
#define MCO_PRE_DIV_128 7 |
◆ MCO_PRE_DIV_16
◆ MCO_PRE_DIV_2
◆ MCO_PRE_DIV_32
◆ MCO_PRE_DIV_4
◆ MCO_PRE_DIV_64
◆ MCO_PRE_DIV_8
◆ RTC_SEL
Value:
#define CSR1_REG
RCC_CSR1 register offset.
Definition stm32c0_clock.h:36
CSR1 devices.
◆ STM32_CLOCK_BUS_AHB1
#define STM32_CLOCK_BUS_AHB1 0x038 |
◆ STM32_CLOCK_BUS_APB1
#define STM32_CLOCK_BUS_APB1 0x03c |
◆ STM32_CLOCK_BUS_APB1_2
#define STM32_CLOCK_BUS_APB1_2 0x040 |
◆ STM32_CLOCK_BUS_IOP
#define STM32_CLOCK_BUS_IOP 0x034 |
◆ STM32_PERIPH_BUS_MAX
◆ STM32_PERIPH_BUS_MIN
◆ STM32_SRC_HSE
◆ STM32_SRC_HSI
Domain clocks.
System clock Fixed clocks
◆ STM32_SRC_PCLK
◆ USART1_SEL
#define USART1_SEL |
( |
| val | ) |
|
Value:
Device domain clocks selection helpers.
CCIPR devices